hw/arm/smmu-common: Check SMMU has PCIe Root Complex association
We only allow default PCIe Root Complex(pcie.0) or pxb-pcie based extra root complexes to be associated with SMMU. Although this change does not affect functionality at present, it is required when we add support for user-creatable SMMUv3 devices in future patches. Note: Added a specific check to identify pxb-pcie to avoid matching pxb-cxl host bridges, which are also of type PCI_HOST_BRIDGE. This restriction can be relaxed once support for CXL devices on arm/virt is added and validated with SMMUv3. Reviewed-by: Jonathan Cameron <jonathan.cameron@huawei.com> Reviewed-by: Eric Auger <eric.auger@redhat.com> Tested-by: Nathan Chen <nathanc@nvidia.com> Tested-by: Eric Auger <eric.auger@redhat.com> Reviewed-by: Nicolin Chen <nicolinc@nvidia.com> Tested-by: Nicolin Chen <nicolinc@nvidia.com> Signed-off-by: Shameer Kolothum <shameerali.kolothum.thodi@huawei.com> Signed-off-by: Shameer Kolothum <skolothumtho@nvidia.com> Reviewed-by: Donald Dutile <ddutile@redhat.com> Message-id: 20250829082543.7680-2-skolothumtho@nvidia.com Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
This commit is contained in:
parent
904b8aae52
commit
d9e6b8424f
3 changed files with 29 additions and 4 deletions
|
|
@ -20,6 +20,7 @@
|
|||
#include "trace.h"
|
||||
#include "exec/target_page.h"
|
||||
#include "hw/core/cpu.h"
|
||||
#include "hw/pci/pci_bridge.h"
|
||||
#include "hw/qdev-properties.h"
|
||||
#include "qapi/error.h"
|
||||
#include "qemu/jhash.h"
|
||||
|
|
@ -925,6 +926,7 @@ static void smmu_base_realize(DeviceState *dev, Error **errp)
|
|||
{
|
||||
SMMUState *s = ARM_SMMU(dev);
|
||||
SMMUBaseClass *sbc = ARM_SMMU_GET_CLASS(dev);
|
||||
PCIBus *pci_bus = s->primary_bus;
|
||||
Error *local_err = NULL;
|
||||
|
||||
sbc->parent_realize(dev, &local_err);
|
||||
|
|
@ -937,11 +939,34 @@ static void smmu_base_realize(DeviceState *dev, Error **errp)
|
|||
g_free, g_free);
|
||||
s->smmu_pcibus_by_busptr = g_hash_table_new(NULL, NULL);
|
||||
|
||||
if (s->primary_bus) {
|
||||
pci_setup_iommu(s->primary_bus, &smmu_ops, s);
|
||||
} else {
|
||||
if (!pci_bus) {
|
||||
error_setg(errp, "SMMU is not attached to any PCI bus!");
|
||||
return;
|
||||
}
|
||||
|
||||
/*
|
||||
* We only allow default PCIe Root Complex(pcie.0) or pxb-pcie based extra
|
||||
* root complexes to be associated with SMMU.
|
||||
*/
|
||||
if (pci_bus_is_express(pci_bus) && pci_bus_is_root(pci_bus) &&
|
||||
object_dynamic_cast(OBJECT(pci_bus)->parent, TYPE_PCI_HOST_BRIDGE)) {
|
||||
/*
|
||||
* This condition matches either the default pcie.0, pxb-pcie, or
|
||||
* pxb-cxl. For both pxb-pcie and pxb-cxl, parent_dev will be set.
|
||||
* Currently, we don't allow pxb-cxl as it requires further
|
||||
* verification. Therefore, make sure this is indeed pxb-pcie.
|
||||
*/
|
||||
if (pci_bus->parent_dev) {
|
||||
if (!object_dynamic_cast(OBJECT(pci_bus), TYPE_PXB_PCIE_BUS)) {
|
||||
goto out_err;
|
||||
}
|
||||
}
|
||||
pci_setup_iommu(pci_bus, &smmu_ops, s);
|
||||
return;
|
||||
}
|
||||
out_err:
|
||||
error_setg(errp, "SMMU should be attached to a default PCIe root complex"
|
||||
"(pcie.0) or a pxb-pcie based root complex");
|
||||
}
|
||||
|
||||
/*
|
||||
|
|
|
|||
|
|
@ -34,7 +34,6 @@ typedef struct PXBBus PXBBus;
|
|||
DECLARE_INSTANCE_CHECKER(PXBBus, PXB_BUS,
|
||||
TYPE_PXB_BUS)
|
||||
|
||||
#define TYPE_PXB_PCIE_BUS "pxb-pcie-bus"
|
||||
DECLARE_INSTANCE_CHECKER(PXBBus, PXB_PCIE_BUS,
|
||||
TYPE_PXB_PCIE_BUS)
|
||||
|
||||
|
|
|
|||
|
|
@ -104,6 +104,7 @@ typedef struct PXBPCIEDev {
|
|||
PXBDev parent_obj;
|
||||
} PXBPCIEDev;
|
||||
|
||||
#define TYPE_PXB_PCIE_BUS "pxb-pcie-bus"
|
||||
#define TYPE_PXB_CXL_BUS "pxb-cxl-bus"
|
||||
#define TYPE_PXB_DEV "pxb"
|
||||
OBJECT_DECLARE_SIMPLE_TYPE(PXBDev, PXB_DEV)
|
||||
|
|
|
|||
Loading…
Add table
Add a link
Reference in a new issue